# Other Gate Types

\* Buffers and Tristate Buffers

\* NAND and NOR gates

\* XOR and XNOR gates

\* Parity Generation & Checking

# Buffers and Tristate Buffers

\* Buffers are used to amplify signals

\* We need signal amplification to enable

it to drive multiple gates

\* Buffer symbol is similar to NOT, but

without the bubble

o

 $\times$  Mathematically, y = x, but y can drive larger load

# \* Tristate buffer:

- Buffer with an additional input called enable (EN)
- . Symbol X y
  - · Best described using function table



\* Tristate buffers can be used when an output line is used by more than one driver, in which only one driver is enabled and rest in which only one driver is enabled and rest are disabled, e.g. data has in computers



Active-high control
EN
X1

Active-low control
EN

EN

y

EN lets us select

to connect to y

between xo and x1

# NAND and NOR Gates

NAND

\* This gate is composed of AND followed by

NOT

× Do z {AND-NOT}

\* The bubble at the output of the geste corresponds to the inverter part

\* Algebraically,

$$z = (xy)'$$

By DeMorgan's law,

Another symbol for NAND

X \_\_\_\_\_\_ { NOT-OR }

\* As if we pushed the bubble of the FAND-NOTS form into the imputs, and at the same time, the AND turns into OR

\*NAND is commutative

(xy)' = (yx)'

\* NAND is NOT associative

((xy)', \(\frac{2}{2}\)' \(\frac{1}{2}\)' (x. (yz)')'

Good exercise to show this using cannonical forms (or truth table)

\* NAND is universal

Def: A universal gate is a gate that can be used to implement any Bodean function.

\* We can easily prove universality by showing that the gate can implement all logic operations: NOT, AND, and OR.

\*NAND is universal because we can implement AND, OR, and NOT using

NAND gate

NOT
$$Z = \overline{X}$$

$$\times \longrightarrow \overline{Z}$$

$$\overline{Z} = (\times \times)$$

$$= \overline{X}$$

## CONCLUSION

We can implement any logic circuit using NAND gates only

Steps for converting circuits into NAND 1. No matter what we do, we MUST ENSURE that we DO NOT CHANGE THE FUNCTIONALITY OF THE CIRCUIT 2. For AND gates, just put a bubble followed by inverter at gate's output Func. still the same? 3. For OR gates, put bubble preceded by inverter at every imput De g = still or gate] 4. In 2, if an inverter is already of output of AND, then just use it to convert to NAND same goes for 3 also.

For fanout branches, make sure the option results in minimum number of you choose inverters 3 2 additional inverters) OR better ? Maybe? { Just one added inverter? we must see the BIG PICTURE as the extra inverters may prove useful in simplifying the overall circuit

Ex Without simplification, show a NAND implementation

B

C

C

Use the minimum \* of NAND gates.





Question 2. (10 points)

a) (4 points) Given the following circuit diagram with AND/OR/NOT gates:



Redraw the above circuit diagram **using only NAND gates** and a <u>minimum</u> number of inverters (NOT gates). You may insert inverters only when necessary.



\* OR followed by NOT

\* Commutative, not associative, and universal

Proof of universality of Not:

# Ex Without simplification, show a NOR implementation



Use the minimum \* of NOR gates.



7 of

Major 2 - Q2 - 191

Question 2. (10 points)

a) (4 points) Given the following circuit diagram with AND/OR/NOT gates:



Redraw the above circuit diagram using only parts and a minimum number of inverters (NOT gates). You may insert inverters only when necessary.

| COE 202–03 Digial Logic Design | Name: |
|--------------------------------|-------|
| 191                            |       |
| Quiz 4                         |       |
| Nov 21, 2019                   |       |
| Time Limit: 20 Minutes         | ID:   |

This quiz contains 2 pages and 2 questions. Calculators, phones, tablets, and all other technologies are not allowed during the quiz.

1. (5 points) Consider the following logic circuit



Assuming the availability of input signals in true and complemented forms, implement this circuit using 2–input NAND gates only. Do not manipulate the circuit in any way.

# XOR and XNOR Gates

\* The XOR and XNOR gates are composite gates

\* In terms of primitive gates;  $\{xoa\}$   $a \oplus b = \overline{a}b + a\overline{b}$   $\{som\}$ This form is minimal already Florify } FXNOR3 (aAb) = ab+ ab Esoms

Minimal too {Verify}

We can easily show that xor and xnor operations are: commutative and

associative, i.e.,

 $\times \oplus y = y \oplus x$  and  $(\times \oplus y) \oplus z = \times \oplus (y \oplus z)$ 

\* Properties of XOR operation:

$$\square \times \oplus \circ = \times$$

$$\square \times \oplus 1 = \overline{x}$$

### Major 2 - Q2 - 191

**b)** (3 points) Given the following circuit diagram with 2-input XOR gates:



Redraw the above circuit using **only 2-input XNOR gates**. <u>Minimize</u> the number of 2-input XNOR gates used.

c) (3 points) Reimplement the circuit given below using minimum number of 2-input XOR gates:



2. (5 points) Given the following Boolean equation is true:

$$A \oplus B \oplus AC' = B \oplus C \tag{1}$$

Use the properties of the XOR gate to manipulate Equation 1, and then use logic reasoning to imply the value of the term A + C', i.e., the value of A ORed with C'. Hint: Note that the final answer of A + C' can be either 0, 1, or unknown. However, in order to get credit for this question, you must show all your steps.

Odd & Even Functions

Def

An odd function equals 1 iff the number of 1s in its imputs is odd, Therefore, odd functions can be used to generate even parity bit,

Def

An even function equals = iff the number of is in its inputs is even, Therefore, even functions can be used to generate odd parity bit, To implement odd function >> XOR gate

To implement Even function >> XNOR gate

\*An even parity generator is implemented using XOR.

Ex Show an even parity generator for a BCD8421 code.

Input

tugtuo



Dode generator output is 2P, Y3, Y2, Y1, Y0]

Q How to check for the correctness of the parity code? a parity checker. A we use We know we generated an even parity code, therefore we can generate an error signal E such that E=1 iff the code contains an odd number of 15 => Odd Function => XOR Parity checker Zeven? Y<sub>2</sub>
Y<sub>3</sub>
P
E

# Summary

\* for even parity generation and checking

suse odd function > XOR

\* for odd parity generation and checking

suse even function > XNOR

#### Important

\* Never use more than 2-inputs for

XOR and XNOR

\* To implement 4-input XNOR

 $Z = (\alpha \oplus b \oplus c \oplus d)' =$ 

[(a & b) (c & d)]